Show simple record

dc.contributor.authorMadipour, Farhad
dc.contributor.authorEl-Sayed, M.
dc.contributor.authorMurakami, K.J.
dc.contributor.authorSaid, M.
dc.contributor.editorACM
dc.date.accessioned2017-06-16T19:54:07Z
dc.date.available2017-06-16T19:54:07Z
dc.date.issued2015-06
dc.identifier.isbn9781450334082
dc.identifier.urihttps://hdl.handle.net/10652/3810
dc.description.abstract3D integration is an emerging technology that overcomes 2D integration process limitations. The use of short Through-Silicon Vias (TSVs) introduces a significant reduction in routing area, power consumption, and delay. Though, there are still several challenges in 3D integration technology need to be addressed. It is shown in literature that reducing TSV count has a considerable effect in improving yield. The TSV multiplexing technique called TSVBOX was introduced in [1] to reduce the TSV count without affecting the direct benefits of TSVs. The TSVBOX introduces some delay to the signals to be multiplexed. In this paper, we analyse the TSVBOX timing requirements and deduce a design methodology for TSVBOX-based 3D Network-on-Chip (NoC) to overcome the TSVBOX speed degradation. Performance comparisons under different traffic patterns are conducted to verify our solution. We show that TSVBOX-based 3D NoC performance is highly dependent on the NoC traffic pattern and in most simulation scenarios we tried, it shows almost the same performance of the conventional 3D NoC.en_NZ
dc.language.isoenen_NZ
dc.publisherACM DL (Digital Library)en_NZ
dc.rightsAll rights reserveden_NZ
dc.subjectNetwork-on-Chip (NoC)en_NZ
dc.subjectyielden_NZ
dc.subjectThrough-Silicon Vias (TSVs)en_NZ
dc.titleA design methodology for performance maintenance of 3D Network-on-Chip with multiplexed Through-Silicon Viasen_NZ
dc.typeConference Contribution - Paper in Published Proceedingsen_NZ
dc.date.updated2017-05-10T05:37:43Z
dc.rights.holderACM DL (Digital Library)en_NZ
dc.identifier.doiDOI:10.1145/2768177.2768178en_NZ
dc.subject.marsden090604 Microelectronics and Integrated Circuitsen_NZ
dc.identifier.bibliographicCitationMehdipour, F., El-Sayed, M., Murakami, K., & Said, M. (2015, June). A Design Methodology for Performance Maintenance of 3D Network-on-Chip with Multiplexed Through-Silicon Vias. ACM (Ed.), Proceedings of the 3rd International Workshop on Many-core Embedded Systems (pp.9-16). 10.1145/2768177.2768178.en_NZ
unitec.publication.spage9en_NZ
unitec.publication.lpage16en_NZ
unitec.publication.titleMES '15 Proceedings of the 3rd International Workshop on Many-core Embedded Systemsen_NZ
unitec.conference.titleProceedings of the 3rd International Workshop on Many-core Embedded Systemsen_NZ
unitec.conference.locationPortland, Oregon, United Statesen_NZ
unitec.conference.sdate2015-06-13
unitec.conference.edate2015-06-14
unitec.peerreviewedyesen_NZ
dc.contributor.affiliationUnitec Institute of Technologyen_NZ
unitec.identifier.roms59463en_NZ
unitec.institution.studyareaConstruction + Engineering


Files in this item

Thumbnail

This item appears in

Show simple record